#### A superconducting nanowire binary shift register for SNSPD readout

**Reed Foster**, Matteo Castellani, Alessandro Buzzi, Owen Medeiros, Marco Colangelo, Karl K. Berggren

Applications of Superconducting Electronics and Detectors Workshop - Thomas Jefferson National Accelerator Facility - 28 November 2022



Quantum Nanostructures and Nanofabrication Group Massachusetts Institute of Technology



# Readout techniques for multi-pixel SNSPD imager arrays

One wire per pixel is not practical due to thermal load [1]

Microwave delay line [2], row-column multiplexing [3], frequency multiplexing [4] have been demonstrated

SFQ logic for array readout has also been demonstrated [5,6]



Fig 1a. from [2]

Fig 1a. from [3]

[1] Steinhauer, S., et. al., Appl. Phys. Lett. 118 (2021)

[2] Zhao, QY., et. al., Nature Photon 11 (2017)
[3] Wollman, E., et. al., Opt. Express 27 (2019)
[4] Doerner, S., et. al., Appl. Phys. Lett. 111 (2017)
[5] Yabuno, M., et. al., Opt. Express 28 (2020)

# Digital readout of SNSPD arrays with superconducting nanowires and nanocryotrons

**Simple fabrication:** superconducting nanowires and nanocryotrons (nTrons) can be made on the same chip, with the same process as SNSPDs

**Large hotspot resistance R**<sub>n</sub>: ability to drive high impedance (e.g.  $50\Omega$ ) loads to interface with room temperature electronics

**High kinetic inductance L\_k:** compact storage of high flux supercurrents, reducing sensitivity to magnetic field

# Three terminal nanocryotron can be (a) (b) (b) (b) (c) (c) (c)

used to store current in an inductor, conditional on the presence of a gate current

Using a wide gate allows the control current and inductor current to be comparable

Sw,chan w<sub>gate</sub>≪w<sub>chan</sub> w<sub>gate</sub>∼w<sub>chan</sub> I<sub>gate</sub>/I<sub>sw,gate</sub>





5





6



7



Why nanowires?

Operating principle

Fabrication and demonstration of flux transfer

8



Why nanowires?

Operating principle

Fabrication and demonstration of flux transfer

9

# Two-loop experimental shift register circuit



Goal of experiment: test if shifting operation is possible



## Nanocryotron single-mask fabrication process



nanowire cryotron

Why nanowires?

Operating principle

Fabrication and demonstration of flux transfer



Why nanowires?

Operating principle

#### Fabrication and demonstration of flux transfer



Why nanowires?

Operating principle

Fabrication and demonstration of flux transfer

## Experimental setup





Wirebonded directly to NbN cooled to 4.2K in LHe dewar with dipprobe coax to interface with LNAs, bias tees, Keysight DAQ 11kΩ resistors used as current sources for clocks

[7] Butters, B., PhD Thesis

Why nanowires?

Operating principle

Fabrication and demonstration of flux transfer SN

# Demonstration of synchronous flux transfer



Maximum operating frequency: 83MHz

Thermal reset time of nanowire devices should allow for operation >200MHz if the loop inductance and operating current are reduced





Why nanowires?

Operating principle

Fabrication and demonstration of flux transfer

# Bias margin analysis: bit error rate





Why nanowires?

Operating principle

Fabrication and demonstration of flux transfer

## Bias margins as a function of frequency





\*yaxis changed for clarity

Why nanowires?

Operating principle

Fabrication and demonstration of flux transfer

## Bias margins as a function of magnetic field



Why nanowires?

Operating principle

Fabrication and demonstration of flux transfer

SNSPD array readout 18

# Lower limit on energy consumption



When switching, energy/bit  $\approx 1/2^{*}L^{*}I^{2} \approx 1$  fJ as designed (~150nH, 120µA)

- 1Kpixel array clocked at 10MHz (9.8K fps) would dissipate 100nW-25µW
- Scaling allows for reduced energy consumption:
  - lower loop inductance: proportional reduction
  - lower critical current (and therefore loop current): square-law reduction
  - e.g. a 20nH loop with 30uA loop current would dissipate about 10aJ/bit

Energy of clock generation and distribution not taken into account

Analogous to bucket-brigade operation of CCD

Shuttle flux (instead of charge) between neighboring cells





Bias SNSPDs near critical current

Detected photons store flux directly into shift register





Disable SNSPD bias







Shift first column of array into another shift register



Shift out first column



Why nanowires? Operating principle Fabrication and demonstration of flux transfer



Shift out first column...





Why nanowires? Operating principle Fabrication and demonstration of flux transfer SNS

SNSPD array readout

Repeat for remaining columns





Repeat for remaining columns









Why nanowires? Operating principle Fabrication and demonstration of flux transfer SN





Why nanowires? Operating principle Fabrication and demonstration of flux transfer S





Why nanowires? Operating principle Fabrication and demonstration of flux transfer SNS

SNSPD array readout





Why nanowires?

Operating principle

Fabrication and demonstration of flux transfer





Why nanowires?

Operating principle

Fabrication and demonstration of flux transfer

SNSPD array readout

# Summary and outlook

Method for **transferring flux between superconducting loops** has been experimentally demonstrated

A circuit for **serial readout of a row of SNSPDs** has been proposed and simulated

Serialization and deserialization is a generalizable strategy for reducing wire count for readout and control of multiple superconducting devices





### Acknowledgements







#### RESEARCH LABORATORY OF ELECTRONICS AT MIT



Quantum Nanostructures and Nanofabrication Group



#### References



[1] Steinhauer, S., Gyger, S., and Zwiller, V., "Progress on large-scale superconducting nanowire single-photon detectors," Appl. Phys. Lett. 118, 100501 (2021) <u>https://doi.org/10.1063/5.0044057</u>

[2] Zhao, QY., Zhu, D., Calandri, N. et al. "Single-photon imager based on a superconducting nanowire delay line," Nature Photon 11, 247–251 (2017). <u>https://doi.org/10.1038/nphoton.2017.35</u>

[3] Wollman, E., Verma, V., Lita, A., Farr, W., Shaw, M., Mirin, R., and Nam, S. W., "Kilopixel array of superconducting nanowire single-photon detectors," Opt. Express 27, 35279-35289 (2019)

[4] Doerner, S., Kuzmin, A., Wuensch, S., Charaev, I., Boes, F., Zwick, T., Siegel, M., "Frequency-multiplexed bias and readout of a 16-pixel superconducting nanowire single-photon detector array," Appl. Phys. Lett. 111, 032603 (2017) https://doi.org/10.1063/1.4993779

[5] Yabuno, M., Miyajima, S., Miki, S., Terai, H., "Scalable implementation of a superconducting nanowire single-photon detector array with a superconducting digital signal processor," Opt. Express 28, 12047-12057 (2020) <u>https://doi.org/10.1364/OE.388302</u>

[6] Miki, S., Miyajima, S., China, F., Yabuno, M., Terai, H., "Photon detection at 1 ns time intervals using 16-element SNSPD array with SFQ multiplexer," Opt. Letters 46, 6015-6018 (2021) <u>https://doi.org/10.1364/OL.438416</u>

[7] Butters, B., "Digital and microwave superconducting electronics and experimental apparatus," Ph.D. dissertation, Massachusetts Institute of Technology, Feb. 2022

### **Experimental setup**





## Serial row readout simulation results



